LIVE WEBINAR: Accelerating Verification Component development with OSVVM Model Independent Transactions

  • 50 min presentation/live demo
  • 10 min Q&A

Event Info

EU Session
3:00 PM – 4:00 PM CET

Thursday, December 10, 2020

  Register for EU Session

US Session

11:00 AM – 12:00 PM PST

Thursday, December 10, 2020

 

Register for US Session
Jim
                                                          Lewis

Bio:

The presenter, Jim Lewis, is an innovator and leader in the VHDL community. He has 30 plus years of design and teaching experience. He is the Chair of the IEEE 1076 VHDL Standards Working Group. He is a co-founder of the Open Source VHDL Verification Methodology (OSVVM) and the chief architect of the packages and methodology. He is an expert VHDL trainer for SynthWorks Design Inc. In his design practice, he has created designs for print servers, IMA E1/T1 networking, fighter jets, video phones, and space craft.  

Whether teaching, developing OSVVM, doing consulting VHDL development, or working on the IEEE VHDL standard, Mr Lewis brings a deep understanding of VHDL to architect solutions that solve difficult problems in simple ways.

View On Demand Webinar View Upcoming Webinars


« Previous Page 1 | 2 | 3 | 4 | 5 | 6             



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us
ShareCG™ is a trademark of Internet Business Systems, Inc.

Report a Bug Report Abuse Make a Suggestion About Privacy Policy Contact Us User Agreement Advertise